System-level Test and Validation of Hardware/Software Systems / Edition 1

System-level Test and Validation of Hardware/Software Systems / Edition 1

ISBN-10:
1852338997
ISBN-13:
9781852338992
Pub. Date:
04/07/2005
Publisher:
Springer London
ISBN-10:
1852338997
ISBN-13:
9781852338992
Pub. Date:
04/07/2005
Publisher:
Springer London
System-level Test and Validation of Hardware/Software Systems / Edition 1

System-level Test and Validation of Hardware/Software Systems / Edition 1

Hardcover

$109.99
Current price is , Original price is $109.99. You
$109.99 
  • SHIP THIS ITEM
    Qualifies for Free Shipping
  • PICK UP IN STORE
    Check Availability at Nearby Stores

Overview

New manufacturing technologies have made possible the integration of entire systems on a single chip. This new design paradigm, termed system-on-chip (SOC), together with its associated manufacturing problems, represents a real challenge for designers.

SOC is also reshaping approaches to test and validation activities. These are beginning to migrate from the traditional register-transfer or gate levels of abstraction to the system level. Until now, test and validation have not been supported by system-level design tools so designers have lacked the infrastructure to exploit all the benefits stemming from the adoption of the system level of abstraction. Research efforts are already addressing this issue.

This monograph provides a state-of-the-art overview of the current validation and test techniques by covering all aspects of the subject including:



• modeling of bugs and defects;
• stimulus generation for validation and test purposes (including timing errors;
• design for testability.

Product Details

ISBN-13: 9781852338992
Publisher: Springer London
Publication date: 04/07/2005
Series: Springer Series in Advanced Microelectronics , #17
Edition description: 2005
Pages: 179
Product dimensions: 6.10(w) x 9.25(h) x 0.24(d)

About the Author

Matteo Sonza Reorda is the leader of the computer-aided design group of the Dipartimento di Automatica e Informatica, Politecnico di Torino. Zebo Peng is Professor of the chair in Computer Systems and Director of the Embedded Systems Laboratory at Linköping University.

Table of Contents

Modeling Permanent Faults.- Test Generation: A Symbolic Approach.- Test Generation: A Heuristic Approach.- Test Generation: A Hierarchical Approach.- Test Program Generation from High-level Microprocessor Descriptions.- Tackling Concurrency and Timing Problems.- An Approach to System-level Design for Test.- System-level Dependability Analysis.
From the B&N Reads Blog

Customer Reviews