Functional Verification of Programmable Embedded Architectures: A Top-Down Approach / Edition 1

Functional Verification of Programmable Embedded Architectures: A Top-Down Approach / Edition 1

ISBN-10:
0387261435
ISBN-13:
9780387261430
Pub. Date:
07/01/2005
Publisher:
Springer US
ISBN-10:
0387261435
ISBN-13:
9780387261430
Pub. Date:
07/01/2005
Publisher:
Springer US
Functional Verification of Programmable Embedded Architectures: A Top-Down Approach / Edition 1

Functional Verification of Programmable Embedded Architectures: A Top-Down Approach / Edition 1

Hardcover

$109.99
Current price is , Original price is $109.99. You
$109.99 
  • SHIP THIS ITEM
    Qualifies for Free Shipping
  • PICK UP IN STORE
    Check Availability at Nearby Stores
  • SHIP THIS ITEM

    Temporarily Out of Stock Online

    Please check back later for updated availability.


Overview

It is widely acknowledged that the cost of validation and testing comprises a s- nificant percentage of the overall development costs for electronic systems today, and is expected to escalate sharply in the future. Many studies have shown that up to 70% of the design development time and resources are spent on functional verification. Functional errors manifest themselves very early in the design flow, and unless they are detected up front, they can result in severe consequence- both financially and from a safety viewpoint. Indeed, several recent instances of high-profile functional errors (e. g. , the Pentium FDIV bug) have resulted in - creased attention paid to verifying the functional correctness of designs. Recent efforts have proposed augmenting the traditional RTL simulation-based validation methodology with formal techniques in an attempt to uncover hard-to-find c- ner cases, with the goal of trying to reach RTL functional verification closure. However, what is often not highlighted is the fact that in spite of the tremendous time and effort put into such efforts at the RTL and lower levels of abstraction, the complexity of contemporary embedded systems makes it difficult to guarantee functional correctness at the system level under all possible operational scenarios. The problem is exacerbated in current System-on-Chip (SOC) design meth- ologies that employ Intellectual Property (IP) blocks composed of processor cores, coprocessors, and memory subsystems. Functional verification becomes one of the major bottlenecks in the design of such systems.

Product Details

ISBN-13: 9780387261430
Publisher: Springer US
Publication date: 07/01/2005
Edition description: 2005
Pages: 180
Product dimensions: 6.10(w) x 9.25(h) x 0.02(d)

Table of Contents

to Functional Verification.- Architecture Specification.- Architecture Specification.- Validation of Specification.- Top-Down Validation.- Executable Model Generation.- Design Validation.- Functional Test Generation.- Future Directions.- Conclusions.
From the B&N Reads Blog

Customer Reviews