SOC (System-on-a-Chip) Testing for Plug and Play Test Automation / Edition 1

SOC (System-on-a-Chip) Testing for Plug and Play Test Automation / Edition 1

by Krishnendu Chakrabarty
ISBN-10:
1402072058
ISBN-13:
9781402072055
Pub. Date:
09/30/2002
Publisher:
Springer US
ISBN-10:
1402072058
ISBN-13:
9781402072055
Pub. Date:
09/30/2002
Publisher:
Springer US
SOC (System-on-a-Chip) Testing for Plug and Play Test Automation / Edition 1

SOC (System-on-a-Chip) Testing for Plug and Play Test Automation / Edition 1

by Krishnendu Chakrabarty

Hardcover

$109.99
Current price is , Original price is $109.99. You
$109.99 
  • SHIP THIS ITEM
    Qualifies for Free Shipping
  • PICK UP IN STORE
    Check Availability at Nearby Stores

Overview

System-on-a-Chip (SOC) integrated circuits composed of embedded cores are now commonplace. Nevertheless, there remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design and manufacturing capabilities. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test prools. In addition, long interconnects, high density, and high-speed designs lead to new types of faults involving crosstalk and signal integrity.

SOC (System-on-a-Chip) Testing for Plug and Play Test Automation is an edited work containing thirteen contributions that address various aspects of SOC testing.

SOC (System-on-a-Chip) Testing for Plug and Play Test Automation is a valuable reference for researchers and students interested in various aspects of SOC testing.


Product Details

ISBN-13: 9781402072055
Publisher: Springer US
Publication date: 09/30/2002
Series: Frontiers in Electronic Testing , #21
Edition description: 2002
Pages: 200
Product dimensions: 8.27(w) x 10.98(h) x 0.02(d)

Table of Contents

Overview.- On IEEE P1500’s Standard for Embedded Core Test.- Test Planning, Access and Scheduling.- An Integrated Framework for the Design and Optimization of SOC Test Solutions.- On Concurrent Test of Core-Based SOC Design.- A Novel Reconfigurable Wrapper for Testing of Embedded Core-Based SOCs and its Associated Scheduling Algorithm.- The Role of Test Prools in Automated Test Generation for Embedded-Core-Based System ICs.- CAS-BUS: A Test Access Mechanism and a Toolbox Environment for Core-Based System Chip Testing.- An Integrated Approach to Testing Embedded Cores and Interconnects Using Test Access Mechanism (TAM) Switch.- Design for Consecutive Testability of System-on-a-Chip with Built-In Self Testable Cores.- Test Data Compression.- Deterministic Test Vector Compression/Decompression for Systems-on-a-Chip Using an Embedded Processor.- Diagnostic Data Compression Techniques for Embedded Memories with Built-In Self-Test.- Interconnect, Crosstalk and Signal Integrity.- Testing for Interconnect Crosstalk Defects Using On-Chip Embedded Processor Cores.- Signal Integrity: Fault Modeling and Testing in High-Speed SoCs.- On-Chip Clock Faults’ Detector.
From the B&N Reads Blog

Customer Reviews