Design for High Performance, Low Power, and Reliable 3D Integrated Circuits / Edition 1

Design for High Performance, Low Power, and Reliable 3D Integrated Circuits / Edition 1

by Sung Kyu Lim
ISBN-10:
1441995412
ISBN-13:
9781441995414
Pub. Date:
11/25/2012
Publisher:
Springer New York
ISBN-10:
1441995412
ISBN-13:
9781441995414
Pub. Date:
11/25/2012
Publisher:
Springer New York
Design for High Performance, Low Power, and Reliable 3D Integrated Circuits / Edition 1

Design for High Performance, Low Power, and Reliable 3D Integrated Circuits / Edition 1

by Sung Kyu Lim
$169.99
Current price is , Original price is $169.99. You
$169.99 
  • SHIP THIS ITEM
    Not Eligible for Free Shipping
  • PICK UP IN STORE

    Your local store may have stock of this item.


Overview

This book provides readers with a variety of algorithms and software tools, dedicated to the physical design of through-silicon-via (TSV) based, three-dimensional integrated circuits. It describes numerous “manufacturing-ready” GDSII-level layouts of TSV-based 3D ICs developed with the tools covered in the book. This book will also feature sign-off level analysis of timing, power, signal integrity, and thermal analysis for 3D IC designs. Full details of the related algorithms will be provided so that the readers will be able not only to grasp the core mechanics of the physical design tools, but also to be able to reproduce and improve upon the results themselves. This book will also offer various design-for-manufacturability (DFM), design-for-reliability (DFR), and design-for-testability (DFT) techniques that are considered critical to the physical design process.

Product Details

ISBN-13: 9781441995414
Publisher: Springer New York
Publication date: 11/25/2012
Edition description: 2012
Pages: 560
Product dimensions: 6.10(w) x 9.25(h) x 0.06(d)

Table of Contents

Regular vs Irregular TSV Placementfor 3D IC.- Steiner Routingfor 3D IC.- Buffer Insertion for 3D IC.-  Low Power Clock Routing for 3D IC.- Power Delivery Network Design for 3D IC.- 3D Clock Routing for Pre-bond Testability.- TSV-to-TSV Coupling Analysis and Optimization.- TSV Current Crowding and Power Integrity.- Modeling of Atomic Concentration at the Wire-to-TSV Interface.- Multi-Objective Archetectural Floorplanning for 3D IC.- Thermal-aware Gate-level Placement for 3D IC.- 3D IC Cooling with Micro-Fluidic Channels.- Mechanical Reliability Analysis and Optimization for 3D IC.- Impact of Mechanical Stress on Timing Variation for 3D IC.- Chip/Package Co-Analysis of Mechanical Stress for 3D IC.- 3D Chip/Packaging Co-Analysis of Stress-Induced Timing Variations.- TSV Interfracial Crack Analysis and Optimization.- Ultra High Logic Designs Using Monolithic 3D Integration.- Impact of TSV Scaling on 3D IC Design Quality.- 3D-MAPS: 3DMassively Parallel Processor with Stacked Memory.
From the B&N Reads Blog

Customer Reviews